精品无码AV一区二区三区不卡,久久人人爽爽爽人久久久,99思思久热在线视频,久久久噜噜噜久久精品直播,潮喷高潮videossexohd潮喷

3.3V, 16-Bit D-Type Edge-Triggered Flip-Flops with 3-State Outputs, Replace 74LVT16374A.
74LVTN16374 74LVTN16374.pdf
FEATURES

?16 Bit Edge Triggered Flip-Flop 

? 3 State Buffers 

? Output Capability:  64mA  32mA

? TTL Input and Output Switching Levels 

? Input and Output Interface Capability to Systems at 5V Supply 

? Live Insertion and Extraction Permitted

? PowerUp Reset 

? PowerUp 3 State 

? No Bus Current Loading When Output is Tied to 5V Bus 

? 40℃ to  125℃ Operating Temperature Range 

? Available in a Green TSSOP 48 Package 












PIN CONFIGUTION
優勢替代
74LVT16374 74LVT16374.pdf

No.11929

FEATURES

? 16bit edge triggered flip-flop

? 3 state buffers

Output capability: 

    64 mA and 32 mA 

? Wide supply voltage range from 2.7 to 3.6 V 

? Overvoltage tolerant inputs to 5.5 V 

? BiCMOS high speed and output drive

? Direct interface with TTL levels 

? Input and output interface capability to systems at 5 V supply

? Bus hold data inputs eliminate the need for external pull up

   resistors to hold unused inputs. (74LVTH16374A only)

? Live insertion and extraction permitted

? Power-up reset 

? Powerup 3 state 

? No bus current loading when output is tied to 5 V bus

? IOFF circuitry provides partial Power-down mode operation 

? Latch up performance exceeds 500 mA per JESD 78 Class II Level B

? Complies with JEDEC standard JESD8C (2.7 V to 3.6 V)

? ESD protection: 

   HBM JESD22-A114F exceeds 2000 V 

   MM JESD22-A115-A exceeds 200 V

? Specified from 40 °C to 85 °C 

PIN CONFIGUTION
網站地圖